#### V7E+/LX7-SAR4 ### V7E+/LX7 Option Switch Settings: 1 (Pulse/ICT106U/MDB) # **Supported bill SAR 1, 5, 10, 50** | | FUNCTION | SW1 | SW2 | SW3 | SW4 | SW5 | SW6 | SW7 | SW8 | SW1 | SW2 | SW3 | SW4 | |---|---------------------|-----|-------|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----| | | Reject SAR 1 | ON | | | | | | | | | | | | | * | Accept SAR 1 | OFF | | | | | | | | | | | | | | Reject SAR 5 | | ON | | | | | | | | | | | | * | Accept SAR 5 | | OFF | | | | | | | | | | | | | Reject SAR 10 | | | ON | | | | | | | | | | | * | Accept SAR 10 | | | OFF | | | | | | | | | | | | Reject SAR 50 | | | | ON | | | | | | | | | | * | Accept SAR 50 | | | | OFF | | | | | | | | | | | Reserved | | | | | ON | | | | | | | | | * | Reserved | | | | | OFF | | | | | | | | | | Reserved | | | | | | ON | | | | | | | | * | Reserved | | | | | | OFF | | | | | | | | | Pulse Mode | | ( | Other | Mode | ) | | | | | | | | | | Harness Disable | ВА | stops | workii | ng whe | en fish | ing | ON | | | | | | | * | Harness Enable | | | Nor | mal | | | OFF | | | | | | | | Inhibit Active High | | | | | | | | ON | | | | | | * | Inhibit Active Low | | | | | | | | OFF | | | | | | * | 1 pulse / SAR 1 | | | | | | | | | OFF | OFF | | | | | 5 pulses / SAR 1 | | | | | | | | | ON | OFF | | | | | 10 pulses / SAR 1 | | | | | | | | | OFF | ON | | | | | 20 pulses / SAR 1 | | | | | | | | | ON | ON | | | | * | l | 50r | ns LO | / 50m | s HI | | | | | | | OFF | OFF | | | Pulse Speed | 60r | ns LO | / 300m | s HI | | | | | | | ON | OFF | | | i uise opeeu | 30r | ns LO | 50m | s HI | | | | | | | OFF | ON | | | | | | | | | | | | | | | | - ★ Manufacture setting - Note: (1) Default setting - (2) Use 2nd and 3rd dip of the internal dip-switch to change different interface protocol. - (3) Remove the front cover and the dip-switch in on the CPU board. # V7E+/LX7-SAR4(Pulse/ICT106U/MDB) #### **DIP SWITCHES SETTING: 2(MDB)** | | FUNCTION | | | SW2 | SW3 | SW4 | |---|------------------------------|---------|-----|-----|-----|-----| | * | | 100 / 2 | OFF | OFF | OFF | | | | | 10 / 2 | OFF | OFF | ON | | | | Scaling factor(SF) | 1 / 2 | OFF | ON | OFF | | | | / | 100 / 1 | OFF | ON | ON | | | | / | 10 / 1 | ON | OFF | OFF | | | | Decimal Point Position (DPP) | 1 / 1 | ON | OFF | ON | | | | | 10 / 0 | ON | ON | OFF | | | | | 1 / 0 | ON | ON | ON | | | | Reserved | | | | | ON | | * | Reserved | | | | | OFF | <sup>★</sup> Manufacture setting #### **DIP SWITCHES SETTING: 3(Pulse)** | | FUNCTION | SW1 | SW2 | SW3 | SW4 | |----------|-------------------|-----|-----|-----|-----| | * | Pulse Normal High | ON | | | | | | Pulse Normal Low | OFF | | | | | * | Pulse mode | | ON | OFF | | | | ICT106U mode | | OFF | ON | | | | MDB mode | | ON | ON | | | | Reserved | | OFF | OFF | | | Reserved | | | | | ON | | * | reserved | | | | OFF | <sup>★</sup> Manufacture setting # **DIP SWITCHES SETTING: 3(MDB)** | | FUNCTION | SW1 | SW2 | SW3 | SW4 | |---|--------------|-----|-----|-----|-----| | * | Reserved | ON | | | | | | Reserved | OFF | | | | | | Pulse mode | | ON | OFF | | | * | ICT106U mode | | OFF | ON | | | | MDB mode | | ON | ON | | | | Reserved | | OFF | OFF | | | | Reserved | | | | ON | | * | Neserveu | | | | OFF | | | | | | | | <sup>★</sup> Manufacture setting ## **DIP SWITCHES SETTING: 3(ICT106U)** | | FUNCTION | SW1 | SW2 | SW3 | SW4 | |---|--------------|-----|-----|-----|-----| | * | Reserved | ON | | | | | | | OFF | | | | | | Pulse mode | | ON | OFF | | | * | ICT106U mode | | OFF | ON | | | | MDB mode | | ON | ON | | | | Reserved | | OFF | OFF | | | | Reserved | | | | ON | | * | Neserved | | · | | OFF | <sup>★</sup> Manufacture setting # **Currency Assign Data** | Interface<br>Bill value | Pulse | MDB | ICT106U | | |-------------------------|--------|--------|---------|--| | BV1 | SAR 1 | SAR 1 | SAR 1 | | | BV2 | SAR 5 | SAR 5 | SAR 5 | | | BV3 | SAR 10 | SAR 10 | SAR 10 | | | BV4 | | | | | | BV5 | SAR 50 | SAR 50 | SAR 50 | | - ◆ 1.Use 2nd 3rd dip of the internal dip-switch to change different interface protocol. - 2.Remove the front cover and the dip-switch in on the CPU board.